# WH<sup>®</sup> ## CH32V003 Datasheet V1.1 #### **Overview** CH32V003 series is an industrial-grade general-purpose microcontroller designed based on QingKe RISC-V2A core, which supports 48MHz system main frequency in the product function. The series features wide voltage, single line debug, low-power consumption and ultra-small package. It provides commonly used peripheral functions, built-in 1 group of DMA controller, 1 group of 10-bit analog-to-digital conversion ADC, 1 group of op-amp comparator, multiple timers, standard communication interfaces such as USART, I2C, SPI, etc. The rated operating voltage of the product is 3.3V or 5V, and the operating temperature range is -40°C~85°C industrial-grade. #### **Features** #### Core - QingKe 32-bit RISC-V core, RV32EC instruction set - Fast programmable interrupt controller + hardware interrupt stack - Support 2-level interrupt nesting - Support system main frequency 48MHz #### Memory - 2KB volatile data storage area SRAM - 16KB program memory CodeFlash - 1920B BootLoader - 64B non-volatile system configuration memory - 64B user-defined memory ## Power management and low-power consumption - System power supply $V_{\text{DD}}$ : 3.3V or 5V - Low-power mode: Sleep, Standby #### Clock & Reset - Built-in factory-trimmed 24MHz RC oscillator - Built-in 128KHz RC oscillator - High-speed external 4~25MHz oscillator - Power on/down reset, programmable voltage detector ## • 1 group of 1-channel general-purpose DMA controller - 7 channels, support ring buffer - Support TIMx/ADC /USART/I2C/SPI ## • 1 group of OPA and comparator: connected with ADC and TIM2 #### • 1 group of 10-bit ADC - Analog input range: 0~V<sub>DD</sub> - 8 external signals + 2 internal signals - Support external delayed triggering #### Multiple timers - 1 16-bit advanced-control timers, with dead zone control and emergency brake; can offer PWM complementary output for motor control - 1 16-bit general-purpose timers, provide input capture/output comparison/PWM/pulse counting/incremental encoder input - 2 watchdog timers (independent watchdog and window watchdog) - SysTick: 32-bit counter #### Communication interfaces - 1 USART interfaces - 1 I2C interfaces - 1 SPI interfaces #### GPIO port - 3 groups of GPIO ports, 18 I/O ports - Mapping 1 external interrupt - Security features: 64-bit unique ID - Debug mode: 1-wire serial debug interface (SDI) - Package: SOP, TSSOP or QFN | Model | Flash<br>memory | SRAM | Pin | General-<br>purpose<br>I/O | Advanced-<br>control<br>timer | | Watchdog | System<br>clock<br>source | Channel | | I2C | USART | Package<br>Form | |--------------|-----------------|------|-----|----------------------------|-------------------------------|---|----------|---------------------------|---------|---|-----|-------|-----------------| | CH32V003F4P6 | 1.CV | 2K | 20 | 1.0 | 1 | 1 | 2 | 2 | 0 | 1 | 1 | 1 | TSSOP20 | | CH32V003F4U6 | 16K | 2K | 20 | 18 | 1 | 1 | 2 | 3 | 0 | 1 | 1 | 1 | QFN20 | | CH32V003A4M6 | 16K | 2K | 16 | 14 | 1 | 1 | 2 | 3 | 6 | 1 | 1 | 1 | SOP16 | | CH32V003J4M6 | 16K | 2K | 8 | 6 | 1 | 1 | 2 | 3 | 6 | 1 | 1 | 1 | SOP8 | ## **Chapter 1 Specification** ## 1.1 System architecture The microcontroller is based on the RISC-V instruction set of QingKe V2A design, and its architecture includes the core, arbitration unit, DMA module, SRAM storage and other parts of the interaction through multiple groups of buses. The design integrates a general-purpose DMA controller to reduce CPU load and improve access efficiency, and also has data protection mechanisms and automatic clock switching protection to increase system stability. The following diagram shows the overall architecture of the product. Figure 1-1 System block diagram ## 1.2 Memory map Figure 1-2 Memory address map ## 1.3 Clock tree Three groups of clock sources are introduced into the system: internal high-frequency RC oscillator (HSI), internal low-frequency RC oscillator (LSI), external high-frequency oscillator (HSE), and external low-frequency oscillator (LSE). Among them, the low-frequency clock source provides the clock reference for RTC and independent watchdog. The high-frequency clock source is directly or indirectly output as system clock (SYSCLK) via 2X frequency. The system clock is then provided by each prescaler to provide the AHB domain in peripheral control clock and sampling or output clock. Some modules need to be directly provided by the PLL clock. to gpio(internal,to time) IWDGCLK 128kHz to independent watch dog LSI RC to pwr(low power clock source) RCC\_CFGR0 \*2 OSC\_IN E 4~25MHz HSE OSC OSC\_OUT -SYSCLK-→to Flash(time base) /3 24MHz HSI RC HSI CSS MCO[1:0] to Flash (register) AHB prescaler /1,/2.../256 HSI FCLK core free running clock мсог HSE PLLCLK ► to Core System Timer <u>/8</u> HCLK → to SRAM/DMA 48MHz max peripheral clock enable ▶ to AHB peripherals peripheral clock enable peripheral clock enable → to TIM1 peripheral clock enable ADCPRE to ADC /2,/4,/6,/8,/12,/1 6...,/64,/96,/128 → to IWDG peripheral clock enable Figure 1-3 Clock tree block diagram ## 1.4 Functional description #### 1.4.1 RISC-V2A processor The RISC-V2A supports the EC subset of the RISC-V instruction set. The processor is managed internally in a modular fashion and contains units such as a fast programmable interrupt controller (PFIC), extended instruction support, and more. The bus is connected to an external unit module to enable interaction between the external function module and the core. RV32EC instruction set, small-end data mode. The processor with its minimal instruction set, multiple operating modes, and modular custom expansion can be flexibly applied to different scenarios of microcontroller design, such as small area low-power embedded scenarios. - Support machine mode - Fast Programmable Interrupt Controller (PFIC) - 2-level hardware interrupt stack - 1-wire serial debug interface (SDI) - Custom extended commands #### 1.4.2 On-chip memory and boot mode Built-in 2K bytes SRAM area for data storage, data loss after power down. Built-in 16K bytes of program flash memory storage (Code FLASH) for user applications and constant data storage. Built-in 1920 bytes of system storage (System FLASH) for system bootloader storage (factory-cured bootloader) 64 bytes are used for the system non-volatile configuration information storage area and 64 bytes are used for the user select word storage area. Support Boot and user code jumping to each other. #### 1.4.3 Power supply scheme $V_{DD} = 2.7 \sim 5.5 \text{V}$ : Power supply for some I/O pins and internal voltage regulator ( $V_{DD}$ performance gradually deteriorates if less than 2.9V when using ADC). #### 1.4.4 Power supply monitor This product integrates a power-on reset (POR)/power-down reset (PDR) circuit, which is always in working condition to ensure that the system is in supply. It works when the power exceeds 2.7V; when $V_{DD}$ is lower than the set threshold ( $V_{POR/PDR}$ ), the device is placed in the reset state without using an external reset circuit. In addition, the system is equipped with a programmable voltage monitor (PVD), which needs to be turned on by software to compare the voltage of $V_{DD}$ power supply with the set threshold $V_{PVD}$ . Turn on the corresponding edge interrupt of PVD, and you can receive interrupt notification when $V_{DD}$ drops to the PVD threshold or rises to the PVD threshold. Refer to Chapter 4 for the values of $V_{POR/PDR}$ and $V_{PVD}$ . #### 1.4.5 Voltage regulator After reset, the regulator is automatically turned on, and there are 3 operation modes according to the application mode. - ON mode: Normal operation, providing stable core power. - Low-power mode: When the CPU enters Stop mode, system automatically enters Standby mode. #### 1.4.6 Low-power mode The system supports 2 low-power modes, which can be selected for low-power consumption, short start-up time and multiple wake-up events to achieve the best balance. #### Sleep mode In Sleep mode, only the CPU clock is stopped, but all peripheral clocks are powered normally and the peripherals are in a working state. This mode is the shallowest low-power mode, but it is the fastest mode to wake up the system. Exit condition: any interrupt or wake-up event. #### Standby mode The PDDS and SLEEPDEEP bits are set, and the WFI/WFE instruction is executed to enter. The power supply of the kernel part is turned off, and the RC oscillator of HSI and the HSE crystal oscillator are also turned off, and the lowest power consumption can be achieved in this mode. Exit conditions: any external interrupt/event (EXTI signal), external reset signal on NRST, IWDG reset, where EXTI signal includes one of 18 external I/O ports, output of PVD, AWU auto-wakeup. #### 1.4.7 Fast Programmable Interrupt Controller (PFIC) The product's built-in Fast Programmable Interrupt Controller (PFIC) supports up to 255 interrupt vectors, providing flexible interrupt management capabilities with minimal interrupt latency. The current product manages 4 core private interrupts and 23 peripheral interrupt management, with other interrupt sources reserved. the registers of PFIC are all accessible in machine privileged mode. - 23+3 individually maskable interrupts - Provide a non-maskable interrupt NMI - Hardware interrupt stack (HPE) support without instruction overhead - Provide 2-way meter-free interrupt (VTF) - Support vector table mode for address or instruction mode - Support 2-level interrupt nesting - Support break tail link function #### 1.4.8 External interrupt/event controller (EXTI) The external interrupt/event controller contains a total of 8 edge detectors for generating interrupt/event requests. Each interrupt line can be independently configured with its trigger event (rising or falling edge or double edge) and can be individually masked; the pending register maintains the status of all interrupt requests. EXTI can detect clock cycles with pulse widths less than the internal AHB. 18 general purpose I/O ports are optionally connected to the same external interrupt source. #### 1.4.9 General-purpose DMA controller The system has built-in 1 group of general-purpose DMA controllers, manages 8 channels in total, and flexibly handles high-speed data transmission from memory to memory, peripherals to memory, and memory to peripherals, and supports ring buffer mode. Each channel has a dedicated hardware DMA request logic to support one or more peripherals' access requests to the memory. The access priority, transfer length, source address and destination address of the transfer can be configured. The main peripherals used by DMA include: general-purpose/advanced-control/basic timers TIMx, DAC, USART, I2C and SPI. Note: DMA and CPU access the system SRAM after arbitration by the arbiter. #### 1.4.10 Clock and boot The system clock source HSI is turned on by default. After the clock is not configured or reset, the internal 24MHz RC oscillator is used as the default CPU clock, and then an external 4~25MHz clock or PLL clock can be additionally selected. When the clock security mode is turned on, if the HSE is used as the system clock (directly or indirectly), the system clock will automatically switch to the internal RC oscillator when the external clock is detected to be invalid, and the HSE and PLL will be automatically turned off at the same time; in low-power consumption mode, the system will automatically switch to the internal RC oscillator after waking up. If the clock interrupt is enabled, the software can receive the corresponding interrupt. #### 1.4.11 Analog-to-digital converter (ADC) The product is embedded with a 10-bit analog/digital converter (ADC) that shares up to eight external channels and two internal channel samples, with programmable channel sampling times for single, continuous, sweep or intermittent conversion. Provides analog watchdog function allows very accurate monitoring of one or more selected channels for monitoring channel signal voltages. Supports external event-triggered transitions with trigger sources including internal signals from the on-chip timer and external pins. Support for using DMA operation. Supports external trigger delay function. When this function is enabled, the controller delays the trigger signal according to the configured delay time when an external trigger edge is generated, and the ADC conversion is triggered as soon as the delay time is reached. #### 1.4.12 Timer and watchdog The timers in the system include an advanced-control timer, a general-purpose timer, two watchdog timers and system time base timer. #### Advanced-control timer The advanced-control timer is a 16-bit auto-loading up/down counter with a 16-bit programmable prescaler. In addition to the complete general-purpose timer function, it can be regarded as a three-phase PWM generator distributed to 6 channels, with a complementary PWM output function with dead zone insertion, allowing the timer to be updated after a specified number of counter cycles to repeat counting cycle, braking function, etc. Many functions of the advanced-control timer are the same as the general timer, and the internal structure is also the same. Therefore, the advanced-control timer can cooperate with other TIM timers through the timer link function to provide synchronization or event link functions. #### General-purpose timer The general-purpose timer is a 16-bit or 32-bit auto-loading up/down counter with a programmable 16-bit prescaler and 4 independent channels. Each channel supports input capture, output comparison, and PWM generation and single pulse mode output. It can also work with advanced-control timers through the timer link function to provide synchronization or event link functions. In Debug mode, the counter can be frozen while the PWM outputs are disabled, thereby cutting off the switches controlled by these outputs. Any general-purpose timer can be used to generate PWM output. Each timer has an independent DMA request mechanism. These timers can also process signals from incremental encoders, as well as digital outputs from 1 to 3 Hall sensors. #### Independent watchdog The independent watchdog is a configurable 12-bit down counter that supports 7 frequency division factors. The clock is provided by an internal independent 128 KHz RC oscillator (LSI); because the LSI is independent of the main clock, it can run in Stop and Standby modes. IWDG is outside the main program and can work completely independently. Therefore, it is used to reset the entire system when a problem occurs, or as a free timer to provide timeout management for the application. It can be configured as software or hardware to start the watchdog through the option byte. In Debug mode, the counter can be frozen. #### Window Watchdog The window watchdog is a 7-bit down counter and can be set to free-running. It can be used to reset the entire system when a problem occurs. It is driven by the main clock and has an early warning interrupt function; in Debug mode, the counter can be frozen. #### SysTick Timer This is a 32-bit optional increment or decrement counter that comes with the core controller. It is used to generate SYSTICK anomalies (exception number: 15). It can be dedicated to the real-time operating system (RTOS) to provide a "heartbeat" tick for the system, or it can be used as a standard 32-bit counter. It has an automatic reload function and a programmable clock source. #### 1.4.13 Communication interface #### 1.4.13.1 Universal Synchronous/Asynchronous Receiver Transmitter (USART) The product provides 1 group of Universal Synchronous/Asynchronous Receiver Transmitters (USART). It supports full-duplex asynchronous communication, synchronous one-way communication and half-duplex single-wire communication. It also supports LIN (Local Interconnect Network), compatible with ISO7816 smart card protocol and IrDA SIR ENDEC transmission codec specification, and modem (CTS/RTS hardware flow control) operation. It also allows multi-processor communication. It uses a fractional baud rate generator system and supports DMA operation continuous communication. #### 1.4.13.2 Serial Peripheral Interface (SPI) 1 serial peripherals interface (SPI) provide master or slave operation, dynamic switching. Support multi-master mode, full-duplex or half-duplex synchronous transmission, support basic SD card and MMC mode. Programmable clock polarity and phase, data bit width provides 8 or 16-bit selection, hardware CRC generation/check for reliable communication, and continuous communication support for DMA operation. #### 1.4.14.3 I2C bus 1 I2C bus interface, able to work in multi-master mode or slave mode, complete with all I2C bus specific timing, protocols, arbitration, etc., supporting both standard and fast communication speeds. The I2C interface provides 7-bit or 10-bit addressing and supports dual slave address addressing in 7-bit slave mode. A hardware CRC generator/checker is built-in. #### 1.4.14 General-purpose input and output (GPIO) The system provides 3 groups of GPIO ports with a total of 18 GPIO pins. Each pin can be configured by software as output (push-pull or open-drain), input (with or without pull-up or pull-down) or multiplexed peripheral function port. Most GPIO pins are shared with digital or analog multiplexed peripherals. Except for ports with analog input functions, all GPIO pins have high current passing capabilities. A locking mechanism is provided to freeze the I/O configuration to avoid accidental writing to the I/O register. The I/O pins in the system is provided by $V_{DD}$ . Changing the $V_{DD}$ power supply will change the high value of the I/O pin output level to adapt to the external communication interface level. Please refer to the pin description for specific pins. ### 1.4.15 Operational amplifier/comparator (OPA) The product has built-in 1 group of operational amplifiers/comparators, and the internal selection is linked to the ADC and TIM2 peripherals. Its input and output can be selected by changing the configuration to select multiple channels. It supports to amplify the external analog small signal and send it to the ADC to realize the small signal ADC conversion. It can also complete the signal comparator function. The comparison result is output by GPIO or directly connected to the input channel of TIMx. #### 1.4.16 1-wire serial debug interface (SDI) The core comes with a 1-wire serial debug interface, SWIO pin (Single Wire Input Output). The default debug interface pin function is turned on after system power on or reset. ## **Chapter 2 Pinouts and pin definition** ## 2.1 Pin arrangement #### CH32V003F4P6 #### CH32V003F4U6 #### CH32V003A4M6 #### CH32V003J4M6 Note: The multiplexed functions in the pin diagram are abbreviated. Example: A: ADC, A7 (ADC IN7) T: TIME, T2CH4 (TIM2 CH4) U: USART, URX (USART RX) OP: OPA, OPO (OPA OUT), OPP1 (OPA P1) OSCI (OSCIN) OSCO (OSCOUT) SDA (I2C\_SDA) SCL (I2C SCL) SCK (SPI SCK) NSS (SPI NSS) MOSI (SPI\_MOSI) MISO (SPI\_MISO) AETR(ADC\_ETR) ## 2.2 Pin description Table 2-1 CH32V003xx pin definitions Note: The pin function descriptions in the table below are for all functions and do not relate to specific model products. Peripheral resources may vary between models, so please check the availability of this function according to the product model resource table before viewing. | accord | cording to the product model resource tuble before viewing. | | | | | | | | | | |--------|-------------------------------------------------------------|-------|------|-------------|-----------------|-------------------------------------------|-------------------------|----------------------------|--|--| | | Pin N | lo. | | | | | | | | | | SOP16 | TSSOP20 | QFN20 | 8dOS | Pin<br>name | Pin<br>type (1) | I/O structure Main function (after reset) | | Default alternate function | | | | - | - | 0 | ı | VSS | P | VSS | - | - | | | | 8 | 1 | 18 | 8 | PD4 | I/O | PD4 | UCK/T2CH1ETR/A7/<br>OPO | TICH4ETR_ <sup>(1)</sup> | | | | 9 | 2 | 19 | 8 | PD5 | I/O | PD5 | UTX/A5 | T2CH4_/URX_ | | | | 10 | 3 | 20 | 1 | PD6 | I/O | PD6 | URX/A6 | T2CH3_/UTX_ | | | | 11 | 4 | 1 | 1 | PD7 | I/O | PD7 | NRST/T2CH4/OPP1 | UCK_ | | | | 12 | 5 | 2 | 1 | PA1 | I/O | PA1 | T1CH2/A1/OPN0 | OSCI | | | | 13 | 6 | 3 | 3 | PA2 | I/O | PA2 | TICH2N/A0/OPP0 | OSCO/AETR2_ | | | | 14 | 7 | 4 | 2 | VSS | P | VSS | - | - | | | | - | 8 | 5 | - | PD0 | I/O | PD0 | TICH1N/OPN1 | SDA_/UTX_ | | | | 15 | 9 | 6 | 4 | VDD | P | VDD | - | - | | | | 16 | 10 | 7 | - | PC0 | I/O | PC0 | T2CH3 | NSS_/UTX_/T1CH3_ | |----|----|----|---|-----|--------|-----|------------------------|--------------------------------------| | 1 | 11 | 8 | 5 | PC1 | I/O/FT | PC1 | SDA/NSS | T1BKIN_/T2CH4_<br>T2CH1ETR_/URX_ | | 2 | 12 | 9 | 6 | PC2 | I/O/FT | PC2 | SCL/URTS/T1BKIN | AETR_/T2CH2_/T1ET<br>R_ | | 3 | 13 | 10 | - | PC3 | I/O | PC3 | T1CH3 | T1CH1N_/UCTS_ | | 4 | 14 | 11 | 7 | PC4 | I/O | PC4 | T1CH4/MCO/A2 | T1CH1CH2N_(2) | | - | 15 | 12 | - | PC5 | I/O/FT | PC5 | SCK/T1ETR | T2CH1ETR_/SCL_<br>UCK_/T1CH3_ | | 5 | 16 | 13 | - | PC6 | I/O/FT | PC6 | MOSI | T1CH1CH3N_ <sup>(3)</sup> UCTS_/SDA_ | | 6 | 17 | 14 | - | PC7 | I/O | PC7 | MISO | T1CH2_/URTS_/T2CH<br>2_ | | 7 | 18 | 15 | 8 | PD1 | I/O | PD1 | SWIO/T1CH3N/AETR<br>2 | SCL_/URX_ | | _ | 19 | 16 | - | PD2 | I/O | PD2 | T1CH1/A3 | T2CH3_/T1CH2N_ | | - | 20 | 17 | - | PD3 | I/O | PD3 | A4/T2CH2/AETR/UCT<br>S | T1CH4_ | $Note: (1)TIM1\_CH4 \verb|,|| TIM1\_ETR || (2)TIM1\_CH1 \verb|,|| TIM1\_CH2N || (3)TIM1\_CH1 \verb|,|| TIM1\_CH3N ||$ Note: Explanation of table abbreviations I = TTL/CMOS level Schmitt input. O = CMOS level tri-state output. P = power supply. FT = 5V tolerant. ## 2.3 Pin alternate functions Note: The pin function descriptions in the table below are for all functions and do not relate to specific model products. Peripheral resources may vary between models, so please check the availability of this function according to the product model resource table before viewing. Table 2-2 CH32V003xx alternate function pin definitions | Alternate<br>Pin | ADC | TIM1 | TIM2 | USART | SYS | I2C | SPI | SWI<br>O | OPA | |------------------|---------------|--------------------------|--------------------------|--------------|----------|-----|----------|----------|----------| | PA1 | A1 | T1CH2 | | | OSC<br>I | | | | OPN<br>0 | | PA2 | A0/AE<br>TR2_ | T1CH2N | | | OSC<br>O | | | | OPP<br>0 | | PC0 | | Т1СН3_ | Т2СН3 | UTX_ | | | NSS | | | | PC1 | | T1BKIN_ | T2CH4_/<br>T2CH1ET<br>R_ | URX_ | | SDA | NSS | | | | PC2 | AETR | T1BKIN/T1ETR_ | T2CH2_ | URTS | | SCL | | | | | PC3 | _ | T1CH3/T1CH1N | | UCTS_ | | | | | | | PC4 | A2 | T1CH4/T1CH1CH2N_( 2) | | | MC<br>O | | | | | | PC5 | | T1ETR/T1CH3_ | T2CH1ET<br>R_ | UCK_ | | SCL | SCK | | | | PC6 | | T1CH1CH3N_ (3) | | UCTS_ | | SDA | MO<br>SI | | | | PC7 | | T1CH2_ | T2CH2_ | URTS_ | | | MIS<br>O | | | | PD0 | | T1CH1N | | UTX_ | | SDA | | | OPN<br>1 | | PD1 | AETR<br>2 | T1CH3N | | URX_ | | SCL | | SWI<br>O | | | PD2 | A3 | T1CH1/T1CH2N_ | T2CH3_ | | | | | | | | PD3 | A4/AE<br>TR | T1CH4_ | Т2СН2 | UCTS | | | | | | | PD4 | A7 | T1CH4ETR_ <sup>(1)</sup> | T2CH1ET<br>R | UCK | | | | | OPO | | PD5 | A5 | | T2CH4_ | UTX/U<br>RX_ | | | | | | | PD6 | A6 | | T2CH3_ | URX/U<br>TX_ | | | | | | | PD7 | | | T2CH4 | UCK_ | NRS<br>T | | | | OPP<br>1 | ## **Chapter 3 Electrical characteristics** #### 3.1 Test conditions Unless otherwise specified and marked, all voltages are referenced to V<sub>SS</sub>. All minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and clock frequency. Typical values are based on normal temperature (25°C) and $V_{DD} = 3.3V$ or 5V environment, which are given only as design guidelines. The data based on comprehensive evaluation, design simulation or technology characteristics are not tested in production. On the basis of comprehensive evaluation, the minimum and maximum values refer to sample tests. Unless otherwise specified that is tested, the characteristic parameters are guaranteed by comprehensive evaluation or design. Power supply scheme: Figure 3-1 Typical circuit for conventional power supply ## 3.2 Absolute maximum ratings Stresses at or above the absolute maximum ratings listed in the table below may cause permanent damage to the device. Table 3-1 Absolute maximum ratings | Symbol | Description | Min. | Max. | Unit | |----------------------------------|-----------------------------------------------------|----------------------|----------------------|------| | $T_A$ | Ambient temperature during operation | -40 | 85 | °C | | Ts | Ambient temperature during storage | -40 | 125 | °C | | V <sub>DD</sub> -V <sub>SS</sub> | External main supply voltage (V <sub>DD</sub> ) | -0.3 | 5.5 | V | | 7.7 | Input voltage on the FT (5V tolerant) pin | V <sub>SS</sub> -0.3 | 5.5 | V | | $ m V_{IN}$ | Input voltage on other pins | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 | | | $ \triangle V_{DD_x} $ | Variations between different main power supply pins | | 50 | mV | | $ \triangle V_{SS_x} $ | Variations between different ground pins | | 50 | mV | | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model, non-contact) | 4K | | V | |----------------------------|---------------------------------------------------------------------|----|-------|----| | $I_{VDD}$ | Total current into $V_{\text{DD}}$ power lines (supply current) | | 100 | | | $I_{\mathrm{Vss}}$ | Total current out of V <sub>ss</sub> ground lines (outflow current) | | 80 | | | т | Sink current on any I/O and control pin | | 20 | | | II/O | Output current on any I/O and control pin | | -20 | mA | | т | OSC_IN pin of HSE | | +/-4 | | | I <sub>INJ(PIN)</sub> | Injected current on other pins | | +/-4 | | | $\sum I_{\text{INJ(PIN)}}$ | Total injected current on all I/Os and control pins | | +/-20 | | ## 3.3 Electrical characteristics ## 3.3.1 Operating conditions Table 3-2 General operating conditions | Symbol | Parameter | Condition | Min. | Max. | Unit | |-------------------|------------------------------|-----------------------|------|------|---------------------------------------| | F <sub>HCLK</sub> | Internal AHB clock frequency | | | 50 | MHz | | $ m V_{DD}$ | Standard operating voltage | ADC not used | 2.7 | 5.5 | W | | | Standard operating voltage | Use ADC (recommended) | 2.8 | 5.5 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | $T_{A}$ | Ambient temperature | | -40 | 85 | °C | | $T_{J}$ | Junction temperature range | | -40 | 85 | °C | Table 3-3 Power-on and power-down conditions | Symbol | Parameter | Condition | Min. | Max. | Unit | |--------------|--------------------------------|-----------|------|----------|-------| | 4 | V <sub>DD</sub> rise time rate | | 0 | $\infty$ | us/V | | $t_{ m VDD}$ | V <sub>DD</sub> fall time rate | | 30 | 8 | us/ v | ## 3.3.2 Embedded reset and power control block characteristics Table 3-4 Reset and voltage monitor (For PDR, select high threshold gear) | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | | |-----------------|-----------------------------------------------|-------------------------------|-------------------------------|------|------|------|---| | | | PLS[2:0] = 000 (rising edge) | | 2.85 | | V | | | | F<br>F<br>F | | PLS[2:0] = 000 (falling edge) | | 2.7 | | V | | | | PLS[2:0] = 001 (rising edge) | | 3.05 | | V | | | | | PLS[2:0] = 001 (falling edge) | | 2.9 | | V | | | | | PLS[2:0] = 010 (rising edge) | | 3.3 | | V | | | | | PLS[2:0] = 010 (falling edge) | | 3.15 | | V | | | $V_{PVD}^{(1)}$ | Programmable voltage detector level selection | PLS[2:0] = 011 (rising edge) | | 3.5 | | V | | | | detector lever selection | PLS[2:0] = 011 (falling edge) | | 3.3 | | V | | | | | PLS[2:0] = 100 (rising edge) | | 3.7 | | V | | | | | PLS[2:0] = 100 (falling edge) | | 3.5 | | V | | | | | PLS[2:0] = 101 (rising edge) | | 3.9 | | V | | | | | PLS[2:0] = 101 (falling edge) | | 3.7 | | V | | | | | PLS[2:0] = 110 (rising edge) | | 4.1 | | V | | | | | PLS[2:0] = 110 (falling edge) | | 3.9 | | V | |-----------------------|---------------------|-------------------------------|------|------|------|----| | | | PLS[2:0] = 111 (rising edge) | | 4.4 | | V | | | | PLS[2:0] = 111 (falling edge) | | 4.2 | | V | | V <sub>PVDhyst</sub> | PVD hysteresis | | | 0.18 | | V | | V <sub>POR/PDR</sub> | Power-on/power-down | Rising edge | 2.32 | 2.5 | 2.68 | V | | | reset threshold | Falling edge | 2.3 | 2.48 | 2.66 | V | | $V_{PDRhyst}$ | PDR hysteresis | | | 20 | | mV | | + | Power on reset | | 12 | 17 | 22 | mS | | t <sub>RSTTEMPO</sub> | Other resets | | | 300 | | uS | Note: 1. Normal temperature test value. #### 3.3.3 Embedded reference voltage Table 3-5 Embedded reference voltage | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |------------------|----------------------------|-----------------------------------------------------|------|------|------|-------------| | $V_{REFINT}$ | Internal reference voltage | $T_A = -40^{\circ}\text{C} \sim 85^{\circ}\text{C}$ | 1.17 | 1.2 | 1.23 | V | | | ADC sampling time when | | | | | | | $T_{S\_vrefint}$ | reading the internal | | 3 | | 500 | $1/f_{ADC}$ | | | reference voltage | | | | | | #### 3.3.4 Supply current characteristics Current consumption is a comprehensive index of a variety of parameters and factors. These parameters and factors include operating voltage, ambient temperature, I/O pin load, the software configuration of the product, the operating frequency, flip rate of the I/O pin, the location of the program in memory and the executed code, etc. The current consumption measurement method is as follows: Figure 3-2 Current consumption measurement The microcontroller is in the following conditions: Under normal temperature conditions and when $V_{DD} = 3.3 V$ or 5V, all I/O ports are configured with pull-up inputs, only one of HSE and HIS is enabled, HSE = 24M, HIS = 24M (calibrated), system clock source CLK\*2, PLL is enabled when FHCLK>24MHz. Enable or disable the power consumption of all peripheral clocks. Table 3-6-1 Typical current consumption in Run mode, data processing code runs from the internal Flash $(V_{DD} = 3.3V)$ | | | | Ту | | | |--------|-----------|-----------|-----------------|-------------------------|------| | Symbol | Parameter | Condition | All peripherals | All peripherals | Unit | | | | | enabled | disabled <sup>(2)</sup> | | | | | | $F_{HCLK} = 48MHz$ | 6.96 | 4.67 | | |----------------|------------|--------------------------|----------------------|------|------|----| | | | | $F_{HCLK} = 24MHz$ | 5.01 | 3.87 | | | | | External clock | $F_{HCLK} = 16MHz$ | 4.43 | 3.64 | | | | | | $F_{HCLK} = 8MHz$ | 2.81 | 2.42 | | | | Supply | | $F_{HCLK} = 750 KHz$ | 1.50 | 1.46 | | | $I_{DD}^{(1)}$ | current in | Runs on the | $F_{HCLK} = 48MHz$ | 6.57 | 4.16 | mA | | | Run mode | high-speed internal | $F_{HCLK} = 24MHz$ | 4.60 | 3.42 | | | | | RC oscillator (HSI). | $F_{HCLK} = 16MHz$ | 4.06 | 3.26 | | | | | Uses AHB prescaler | $F_{HCLK} = 8MHz$ | 2.43 | 2.03 | | | | | to reduce the frequency. | $F_{HCLK} = 750KHz$ | 1.11 | 1.07 | | Note: 1. The above are measured parameters. Table 3-6-2 Typical current consumption in Run mode, data processing code runs from the internal Flash $(V_{DD} = 5V)$ | | | | | Ту | p. | | |----------------|------------|--------------------------|-----------------------------|---------|-------------------------|------| | Symbol | Parameter | Condit | Condition | | All peripherals | Unit | | | | | | enabled | disabled <sup>(2)</sup> | | | | | | $F_{HCLK} = 48MHz$ | 8.02 | 5.77 | | | | | | $F_{HCLK} = 24MHz$ | 6.21 | 5.17 | | | | | External clock | $F_{HCLK} = 16MHz$ | 5.64 | 4.85 | | | | | | $F_{HCLK} = 8MHz$ | 3.61 | 3.61 3.22 | | | | Supply | | $F_{HCLK} = 750 \text{KHz}$ | 1.93 | 1.89 | | | $I_{DD}^{(1)}$ | current in | Runs on the | $F_{HCLK} = 48MHz$ | 7.67 | 5.27 | mA | | | Run mode | high-speed internal | $F_{HCLK} = 24MHz$ | 5.77 | 4.60 | | | | | RC oscillator (HSI). | $F_{HCLK} = 16MHz$ | 5.28 | 4.48 | | | | | Uses AHB prescaler | $F_{HCLK} = 8MHz$ | 3.24 | 2.84 | | | | | to reduce the frequency. | $F_{HCLK} = 750 \text{KHz}$ | 1.54 | 1.50 | | Note: 1. The above are measured parameters. Table 3-7-1 Typical current consumption in Sleep mode, data processing code runs from internal Flash or SRAM ( $V_{DD} = 3.3V$ ) | | | | | Ту | ⁄p. | | |----------------|----------------|---------------------|----------------------|-----------------|-------------------------|------| | Symbol | Parameter | Cond | ition | All peripherals | All peripherals | Unit | | | | | | enabled | disabled <sup>(2)</sup> | | | | Supply | | $F_{HCLK} = 48MHz$ | 5.07 | 2.66 | | | | current in | | $F_{HCLK} = 24MHz$ | 3.05 | 1.86 | | | | Sleep mode | External clock | $F_{HCLK} = 16MHz$ | 2.64 | 1.84 | | | $I_{DD}^{(1)}$ | (In this case, | | $F_{HCLK} = 8MHz$ | 1.83 | 1.43 | mA | | | peripheral | | $F_{HCLK} = 750 KHz$ | 1.28 | 1.24 | | | | power supply | Runs on the | $F_{HCLK} = 48MHz$ | 4.31 | 1.88 | | | | and clock are | high-speed internal | $F_{HCLK} = 24MHz$ | 2.24 | 1.05 | | | maintained) | RC oscillator | $F_{HCLK} = 16MHz$ | 1.84 | 1.04 | | |-------------|------------------------------------|-----------------------------|------|------|--| | | (HSI). Uses AHB | $F_{HCLK} = 8MHz$ | 1.03 | 0.62 | | | | prescaler to reduce the frequency. | $F_{HCLK} = 750 \text{KHz}$ | 0.47 | 0.43 | | Note: 1. The above are measured parameters. Table 3-7-2 Typical current consumption in Sleep mode, data processing code runs from internal Flash or SRAM ( $V_{DD} = 5V$ ) | | | | | Ту | 7 <b>p</b> . | | |----------------|-------------------|------------------------------------|-----------------------------|-----------------|--------------------------------------|------| | Symbol | Parameter | Cond | ition | All peripherals | All peripherals | Unit | | | | | | enabled | 2.91<br>2.08<br>2.07<br>1.66<br>1.47 | | | | | | $F_{HCLK} = 48MHz$ | 5.29 | 2.91 | | | | Supply current in | | $F_{HCLK} = 24MHz$ | 3.28 | 2.08 | | | | | External clock | $F_{HCLK} = 16MHz$ | 2.87 | 2.07 | | | | | | $F_{HCLK} = 8MHz$ | 2.06 | 1.66 | | | | Sleep mode | | $F_{HCLK} = 750 \text{KHz}$ | 1.50 | 1.47 | | | $I_{DD}^{(1)}$ | (In this case, | Runs on the | $F_{HCLK} = 48MHz$ | 4.39 | 1.95 | mA | | | peripheral | high-speed internal | $F_{HCLK} = 24MHz$ | 2.31 | 1.13 | | | | and clock are | RC oscillator | $F_{HCLK} = 16MHz$ | 1.92 | 1.11 | | | | | (HSI). Uses AHB | $F_{HCLK} = 8MHz$ | 1.10 | 0.70 | | | | mamtamed) | prescaler to reduce the frequency. | $F_{HCLK} = 750 \text{KHz}$ | 0.54 | 0.50 | | Note: 1. The above are measured parameters. Table 3-8 Typical current consumption in Standby mode | Symbol | Parameter | Condition | | Тур. | Unit | |--------|------------------------------|-----------|-----------------|-------|------| | | | LSI on | $V_{DD} = 3.3V$ | 10.26 | | | Supp | Supply current in | LSI On | $V_{DD} = 5V$ | 10.65 | | | IDD | I <sub>DD</sub> Standby mode | LSI off | $V_{DD} = 3.3V$ | 8.76 | uA | | | | LSI OII | $V_{DD} = 5V$ | 9.15 | | Note: The above are measured parameters. #### 3.3.5 External clock source characteristics Table 3-9 From external high-speed clock | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |----------------------------------|-------------------------------------|-----------|------------------------------|------|-------------|------| | F <sub>HSE_ext</sub> | External clock frequency | | 4 | 24 | 25 | MHz | | V <sub>HSEH</sub> <sup>(1)</sup> | OSC_IN input pin high level voltage | | $0.8 \mathrm{V}_\mathrm{DD}$ | | $V_{DD}$ | V | | V <sub>HSEL</sub> <sup>(1)</sup> | OSC_IN input pin low-level voltage | | 0 | | $0.2V_{DD}$ | V | | C <sub>in(HSE)</sub> | OSC_IN input capacitance | | | 5 | | pF | | DuCy <sub>(HSE)</sub> | Duty cycle | | 40 | 50 | 60 | % | | $I_{\rm L}$ | OSC_IN input leakage current | | | | ±1 | uA | Note: 1. Failure to meet this condition may cause level recognition error. Figure 3-3 External high-frequency clock source circuit Table 3-10 High-speed external clock generated from a crystal/ceramic resonator | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------------------------------------------------|----------------------------------------|------|------|------|------| | F <sub>OSC_IN</sub> | Resonator frequency | | 4 | 24 | 25 | MHz | | $R_{\mathrm{F}}$ | Feedback resistance | | | 250 | | kΩ | | С | Recommended load capacitance and corresponding crystal series impedance Rs | $R_S = 60\Omega^{(1)}$ | | 20 | | pF | | $I_2$ | HSE drive current | $V_{DD} = 3.3V$ , 20p load | | 0.53 | | mA | | $g_{\rm m}$ | Oscillator transconductance | Startup | | 17.5 | | mA/V | | t <sub>SU(HSE)</sub> | Startup time | V <sub>DD</sub> is stable, 24M crystal | | 2 | | ms | Note 1: It is recommended that the ESR of 25M crystal should not exceed 60 $\Omega$ , and it can be relaxed if it is lower than 25M. Circuit reference design and requirements: The load capacitance of the crystal is subject to the recommendation of the crystal manufacturer, generally $C_{L1} = C_{L2}$ . Figure 3-4 Typical circuit of external 24M crystal #### 3.3.6 Internal clock source characteristics Table 3-11 Internal high-speed (HSI) RC oscillator characteristics | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |----------------------|-----------------------------------|------------------------------|------|------|------|------| | F <sub>HSI</sub> | Frequency (after calibration) | | | 24 | | MHz | | DuCy <sub>HSI</sub> | Duty cycle | | 45 | 50 | 55 | % | | ACC | Accuracy of HSI oscillator (after | $TA = 0$ ° $C \sim 70$ ° $C$ | -1.2 | | 1.6 | % | | $ACC_{HSI}$ | calibration) | $TA = -40$ °C $\sim$ 85°C | -2.2 | | 2.2 | % | | t <sub>SU(HSI)</sub> | HSI oscillator startup | | | 10 | | us | | | stabilization time | | | | | |------------------|----------------------------------|-----|-----|-----|----| | $I_{DD(HSI)} \\$ | HSI oscillator power consumption | 120 | 180 | 270 | uA | Table 3-12 Internal low-speed (LSI) RC oscillator characteristics | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |----------------------|-------------------------------------------|-----------|------|------|------|------| | $F_{LSI}$ | Frequency | | 100 | 128 | 150 | KHz | | DuCy <sub>LSI</sub> | Duty cycle | | 45 | 50 | 55 | % | | $t_{ m SU(LSI)}$ | LSI oscillator startup stabilization time | | | 80 | | us | | I <sub>DD(LSI)</sub> | LSI oscillator power consumption | | | 0.6 | | uA | ## 3.3.7 Wakeup time from low-power mode Table 3-13 Wakeup time from low-power mode<sup>(1)</sup> | Symbol | Parameter | Condition | Тур. | Unit | |------------------|--------------------------|-----------------------------------|------|------| | $t_{ m wusleep}$ | Wakeup from Sleep mode | Wake up using HSI RC clock | 30 | us | | | | LDO stabilization time + HSI RC | | | | $t_{WUSTDBY}$ | Wakeup from Standby mode | clock wake up + code load time(2) | 200 | us | | | | (take 128K as example) | | | *Note: The above parameters are measured parameters.* ## 3.3.8 Memory characteristics Table 3-14 Flash memory characteristics | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |-----------------------|----------------------------------|----------------------------|------|------|------|------| | t <sub>ERASE_64</sub> | Page (64 bytes) programming time | $T_A = -20$ °C $\sim$ 85°C | 2.4 | | 3.1 | ms | | t <sub>ERASE</sub> | Page (64 bytes) erase time | $T_A = -20$ °C $\sim$ 85°C | 2.4 | | 3.1 | ms | | $t_{prog}$ | 16-bit programming time | $T_A = -20$ °C $\sim$ 85°C | 2.4 | | 3.1 | ms | | $t_{ m ME}$ | Whole chip erase time | $T_A = -20$ °C $\sim$ 85°C | 2.4 | | 3.1 | ms | | $V_{prog}$ | Programming voltage | | 2.8 | | 5.5 | V | Table 3-15 Flash memory endurance and data retention | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |------------------|----------------|---------------|------|--------------------|------|-------| | $N_{END}$ | Endurance | $T_A = 25$ °C | 10K | 80K <sup>(1)</sup> | | times | | t <sub>RET</sub> | Data retention | | 10 | | | year | Note: The endurance parameter is actual measured, which is not guaranteed. ## 3.3.9 I/O port characteristics Table 3-16 General-purpose I/O static characteristics | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |-------------|-----------------------------------------------|-----------|-------------------------------------|------|----------------------|------| | $V_{ m IH}$ | Standard I/O pin, input high level<br>voltage | | 0.41*(V <sub>DD</sub> -<br>1.8)+1.3 | | V <sub>DD</sub> +0.3 | V | | | FT I/O pin, input high level voltage | | 0.42*(V <sub>DD</sub> -<br>1.8)+1 | | 5.5 | V | |------------------|-----------------------------------------------------|-------------------|-----------------------------------|----|--------------------------------------|----| | V <sub>IL</sub> | Standard I/O pin, input low-level voltage | | -0.3 | | 0.28*(V <sub>DD</sub> -<br>1.8)+0.6 | V | | V IL | FT I/O pin, input low-level voltage | | -0.3 | | 0.32*(V <sub>DD</sub> -<br>1.8)+0.55 | V | | N/ | Standard I/O pin Schmitt trigger voltage hysteresis | | 150 | | | | | $ m V_{hys}$ | FT I/O pin Schmitt trigger voltage hysteresis | | 90 | | | mV | | т | Import lealrane assument | Standard I/O port | | | 1 | A | | $I_{lkg}$ | Input leakage current | FT I/O port | | | 3 | uA | | $R_{PU}$ | Weak pull-up equivalent resistance | | 35 | 45 | 55 | kΩ | | R <sub>PD</sub> | Weak pull-down equivalent resistance | | 35 | 45 | 55 | kΩ | | C <sub>I/O</sub> | I/O pin capacitance | | | 5 | | pF | #### Output drive current characteristics GPIO (General-Purpose Input/Output Port) can sink or output up to $\pm 8$ mA current, and sink or output $\pm 20$ mA current (not strictly to $V_{\text{OL}}/V_{\text{OH}}$ ). In user applications, the total driving current of all I/O pins cannot exceed the absolute maximum ratings given in Section 3.2: | Symbol | Parameter | Condition | Min. | Max. | Unit | |-------------------|-------------------------------------------|-----------------------------|----------------------|------|------| | $V_{OL}$ | Output low level when 8 pins are sunk | TTL port, $I_{I/O} = +8mA$ | | 0.4 | V | | $V_{OH}$ | Output high level when 8 pins are sourced | $2.7V < V_{DD} < 5.5V$ | $V_{DD}$ -0.4 | | V | | $V_{OL}$ | Output low level when 8 pins are sunk | CMOS port, $I_{I/O} = +8mA$ | | 0.4 | V | | $V_{\mathrm{OH}}$ | Output high level when 8 pins are sourced | $2.7V < V_{DD} < 5.5V$ | 2.3 | | V | | $V_{OL}$ | Output low level when 8 pins are sunk | $I_{I/O} = +20\text{mA}$ | | 1.3 | V | | $V_{\mathrm{OH}}$ | Output high level when 8 pins are sourced | $2.7V < V_{DD} < 5.5V$ | V <sub>DD</sub> -1.3 | | V | Table 3-17 Output voltage characteristics Note: In the above conditions, if multiple I/O pins are driven at the same time, the total current cannot exceed the absolute maximum ratings given in Table 3.2. In addition, when multiple I/O pins are driven at the same time, the current on the power/ground point is very large, which will cause the voltage drop to make the internal I/O voltage not reach the power supply voltage in the table, resulting in the drive current being less than the nominal value. Table 3-18 Input/output AC characteristics | MODEx[1:0] configuration | Symbol | Parameter | Condition | Min. | Max. | Unit | |--------------------------|--------------------------|------------------------------|--------------------------------|------|------|------| | 10 | F <sub>max(I/O)out</sub> | Maximum frequency | $CL = 50pF, V_{DD} = 2.7-5.5V$ | | 2 | MHz | | 10<br>(2MHz) | t <sub>f(I/O)out</sub> | Output high to low fall time | CI - 50°E V - 2.7.5.5V | | 125 | ns | | (ZMHZ) | t <sub>r(I/O)out</sub> | Output low to high rise time | $CL = 50pF, V_{DD} = 2.7-5.5V$ | | 125 | ns | | 01 | F <sub>max(I/O)out</sub> | Maximum frequency | $CL = 50pF, V_{DD} = 2.7-5.5V$ | | 10 | MHz | | (10MHz) | $t_{f(I/O)out}$ | Output high to low fall time $CL = 50pF, V_{DD} = 2.7-5.5V$ | | | 25 | ns | |---------|--------------------------|--------------------------------------------------------------------|----------------------------------------|----|----|-----| | | t <sub>r(I/O)out</sub> | Output low to high rise time | CL - 30pr, V <sub>DD</sub> - 2.7-3.3 V | | 25 | ns | | 11 | F <sub>max(I/O)out</sub> | Maximum frequency | $CL = 50pF, V_{DD} = 2.7-5.5V$ | | 30 | MHz | | (30MHz) | t <sub>f(I/O)out</sub> | Output high to low fall time | $CL = 50pF, V_{DD} = 2.7-5.5V$ | | 10 | ns | | (30MHZ) | $t_{r(I/O)out}$ | Output low to high rise time | $CL = 50pF, V_{DD} = 2.7-5.5V$ | | 10 | ns | | | $t_{\rm EXTIpw}$ | The EXTI controller detects the pulse width of the external signal | | 10 | | ns | ## 3.3.10 NRST pin characteristics Table 3-19 External reset pin characteristics | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |------------------------|-----------------------------------------|-----------|---------------------------------|------|---------------------------------|------| | V <sub>IL(NRST)</sub> | NRST input low-level voltage | | -0.3 | | 0.28*(V <sub>DD</sub> -1.8)+0.6 | V | | V <sub>IH(NRST)</sub> | NRST input high-level voltage | | 0.41*(V <sub>DD</sub> -1.8)+1.3 | | V <sub>DD</sub> +0.3 | V | | $V_{\text{hys(NRST)}}$ | NRST Schmitt Trigger voltage hysteresis | | 150 | | | mV | | $R_{PU}^{(1)}$ | Weak pull-up equivalent resistance | | 35 | 45 | 55 | kΩ | Note: 1. The pull-up resistor is a real resistor in series with a switchable PMOS implementation. The resistance of this PMOS/NMOS switch is very small (approximately 10%). Circuit reference design and requirements: Figure 3-5 Typical circuit of external reset pin #### 3.3.11 TIM timer characteristics Table 3-20 TIMx characteristics | Symbol | Parameter | Condition | Min. | Max. | Unit | |-----------------------|-------------------------------------|-----------------------|--------|-------------------------|---------------| | 4 | Timer reference clock | | 1 | | $t_{TIMxCLK}$ | | t <sub>res(TIM)</sub> | Timer reference clock | $f_{TIMxCLK} = 48MHz$ | 13.9 | | ns | | E | Timer external clock frequency on | | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | $F_{EXT}$ | CH1 to CH4 | $f_{TIMxCLK} = 48MHz$ | 0 | 36 | MHz | | $R_{esTIM}$ | Timer resolution | | | 16 | 位 | | t <sub>COUNTER</sub> | 16-bit counter clock cycle when the | | 1 | 65536 | $t_{TIMxCLK}$ | | | internal clock is selected | $f_{TIMxCLK} = 48MHz$ | 0.0139 | 910 | us | | <b>t</b> | Maximum passible count | | 65535 | $t_{TIMxCLK}$ | |------------|------------------------|-----------------------|-------|---------------| | tmax_count | Maximum possible count | $f_{TIMxCLK} = 48MHz$ | 59.6 | s | ## 3.3.12 I2C interface characteristics Figure 3-6 I2C bus timing diagram Table 3-21 I2C interface characteristics | C 1 1 | D. / | Standa | ırd I2C | Fast | I2C | TT '4 | |-------------------------|--------------------------------------------------------|--------|---------|------|------|-------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | $t_{w(SCKL)}$ | SCL clock low time | 4.7 | | 1.2 | | us | | $t_{w(SCKH)}$ | SCL clock high time | 4.0 | | 0.6 | | us | | $t_{\rm SU(SDA)}$ | SDA data setup time | 250 | | 100 | | ns | | $t_{h(\mathrm{SDA})}$ | SDA data hold time | 0 | | 0 | 900 | ns | | $t_{r(SDA)}/t_{r(SCL)}$ | SDA and SCL rise time | | 1000 | 20 | | ns | | $t_{f(SDA)}/t_{f(SCL)}$ | SDA and SCL fall time | | 300 | | | ns | | $t_{h(STA)}$ | Start condition hold time | 4.0 | | 0.6 | | us | | $t_{SU(STA)}$ | Repeated start condition setup time | 4.7 | | 0.6 | | us | | $t_{\mathrm{SU(STO)}}$ | Stop condition setup time | 4.0 | | 0.6 | | us | | tw(STO:STA) | Time from stop condition to start condition (bus free) | 4.7 | | 1.2 | | us | | Сь | Capacitive load for each bus | | 400 | | 400 | pF | #### 3.3.13 SPI interface characteristics Figure 3-7 SPI timing diagram in Master mode Figure 3-8 SPI timing diagram in Slave mode (CPHA = 0) Figure 3-9 SPI timing diagram in Slave mode (CPHA = 1) Table 3-22 SPI interface characteristics | Symbol | Parameter | Condition | Min. | Max. | Unit | |---------------------------|------------------------------|-----------------------------------------------------------|--------------------|--------------------|------| | £ /4 | CDI -11- f | Master mode | | 24 | MHz | | $f_{SCK}/t_{SCK}$ | SPI clock frequency | Slave mode | | 24 | MHz | | $t_{r(SCK)}/t_{f(SCK)}$ | SPI clock rise and fall time | Load capacitance:C = 30pF | | 20 | ns | | t <sub>SU(NSS)</sub> | NSS setup time | Slave mode | 2t <sub>PCLK</sub> | | ns | | $t_{h(NSS)}$ | NSS hold time | Slave mode | 2t <sub>PCLK</sub> | | ns | | $t_{w(SCKH)}/t_{w(SCKL)}$ | SCK high and low time | Master mode, $f_{PCLK} = 48MHz$ ,<br>Prescaler factor = 2 | 30 | 70 | ns | | t <sub>SU(MI)</sub> | Data innest active times | Master mode | 5 | | ns | | $t_{ m SU(SI)}$ | Data input setup time | Slave mode | 5 | | ns | | $t_{h(MI)}$ | Data innut hald time | Master mode | 5 | | ns | | $t_{h(SI)}$ | Data input hold time | Slave mode | 4 | | ns | | $t_{a(SO)}$ | Data output access time | Slave mode, $f_{PCLK} = 24MHz$ | 0 | 1t <sub>PCLK</sub> | ns | | $t_{\rm dis(SO)}$ | Data output disable time | Slave mode | 0 | 10 | ns | | $t_{V(SO)}$ | Data output valid tima | Slave mode (After enable edge) | | 5 | ns | | t <sub>V(MO)</sub> | Data output valid time | Master mode (After enable edge) | | 5 | ns | | $t_{h(SO)}$ | Data autaut hald time | Slave mode (After enable edge) | 2 | | ns | | $t_{h(MO)}$ | Data output hold time | Master mode (After enable edge) | 0 | | ns | ## 3.3.14 10-bit ADC characteristics Table 3-23 ADC characteristics | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |-------------------|----------------|-----------|------|------|------|------| | $V_{DD}$ | Supply voltage | | 2.8 | | 5.5 | V | | $I_{\mathrm{DD}}$ | Supply current | | | 370 | | uA | | $f_{ m ADC}$ | | $V_{DD} = 2.8 \text{ to } 5.5 \text{V}$ | 1 | | 6 | | | | |------------------|------------------------------------|-----------------------------------------|----------|------|----------|-------------|--|--| | | ADC clock frequency | $V_{DD} = 3.2 \text{ to } 5.5 \text{V}$ | 1 | | 12 | MHz | | | | | | $V_{DD} = 4.5 \text{ to } 5.5 \text{V}$ | 1 | | 24 | | | | | V <sub>AIN</sub> | Conversion voltage range | | $V_{SS}$ | | $V_{DD}$ | V | | | | $C_{ADC}$ | Internal sample and hold capacitor | | | 3 | | pF | | | | | | $f_{ADC} = 4 \text{ MHz}$ | | | 285 | | | | | $ m f_{S}$ | Samuling vota | $f_{ADC} = 6 \text{ MHz}$ | | | 430 | KHz | | | | | Sampling rate | $f_{ADC} = 12 \text{ MHz}$ | | | 857 | | | | | | | $f_{ADC} = 24 \text{ MHz}$ | | | 1710 | | | | | | | $f_{ADC} = 4 \text{ MHz}$ | | 0.75 | | | | | | $t_{\rm s}$ | Sampling time | $f_{ADC} = 6 \text{ MHz}$ | | 0.5 | | us | | | | | | $f_{ADC} = 12 \text{ MHz}$ | | 0.25 | | | | | | $t_{STAB}$ | Power-on time | | | 7 | | us | | | | $t_{CONV}$ | | $f_{ADC} = 4 \text{ MHz}$ | 3.5 | | | us | | | | | Total conversion time | $f_{ADC} = 6 \text{ MHz}$ | 2.33 | | | us | | | | | (including sampling time) | $f_{ADC} = 12 \text{ MHz}$ | 1.17 | | | us | | | | | | - | | 14 | | $1/f_{ADC}$ | | | Note: Above parameters are guaranteed by design. $Table \ 3-24 \ ADC \ error \ (f_{ADC} = 12 MHz: R_{AIN} < 10 k \ \Omega \ , V_{DD} > 2.9 V) (f_{ADC} = 24 MHz: R_{AIN} < 3 k \ \Omega \ , V_{DD} = 5 V)$ | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |--------|----------------------------------------|----------------------------|------|------|------|------| | ET | Total data deviation | $f_{ADC} = 12 \text{ MHz}$ | | 2 | 4 | | | ETF24 | $f_{ADC} = 24MHz$ total data deviation | $f_{ADC} = 24 \text{ MHz}$ | | 3 | 6 | | | EO | Misalignment error | $f_{ADC} = 12 \text{ MHz}$ | | 1 | 3 | LSB | | EG | Gain error | $f_{ADC} = 12 \text{ MHz}$ | | 1 | 2 | LSD | | ED | Differential nonlinearity error | $f_{ADC} = 12 \text{ MHz}$ | | 0.5 | 2 | | | EL | Integral nonlinearity error | $f_{ADC} = 12 \text{ MHz}$ | | 0.6 | 2.5 | | Note: Source simulation. $C_p$ represents the parasitic capacitance on the PCB and the pad (about 5pF), which may be related to the quality of the pad and PCB layout. A larger $C_p$ value will reduce the conversion accuracy, the solution is to reduce the $f_{ADC}$ value. Figure 3-10 ADC typical connection diagram Figure 3-11 Analog power supply and decoupling circuit reference ## 3.3.15 OPA characteristics Table 3-25 OPA characteristics | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |-----------------------------------|-------------------------------------------|----------------------------------------------------------|------------------------|------|----------|-------------------------------| | $V_{DD}$ | Supply voltage | | 2.8 | | 5.5 | V | | $C_{MIR}$ | Common mode input voltage | | 0 | | $V_{DD}$ | V | | V <sub>IOFFSET</sub> | Input offset voltage | | | 2.2 | 7 | mV | | $I_{LOAD}$ | Drive current | | | | 1.5 | mA | | $I_{DDOPAMP}$ | Current consumption | No load, static mode | | 273 | | uA | | $C_{MRR}^{(1)}$ | Common mode rejection ratio | @1KHz | | 81 | | dB | | $P_{SRR}^{(1)}$ | Power supply rejection ratio | @1KHz | | 88 | | dB | | $Av^{(1)}$ | Open loop gain | $C_{LOAD} = 50pF$ | | 105 | | dB | | $G_{BW}^{(1)}$ | Unit gain bandwidth | $C_{LOAD} = 50pF$ | | 12 | | MHz | | $P_{M}^{(1)}$ | Phase margin | $C_{LOAD} = 50pF$ | | 75 | | deg | | $S_R^{(1)}$ | Slew rate limited | $C_{LOAD} = 50pF$ | | 7.7 | | V/us | | t <sub>WAKU</sub> (1) | Setup time from shutdown to wake up, 0.1% | Input $V_{DD}/2$ , $C_{LOAD}=50pF$ , $R_{LOAD}=4k\Omega$ | | 520 | | ns | | $R_{LOAD}$ | Resistive load | | 4 | | | kΩ | | $C_{LOAD}$ | Capacitive load | $R_{LOAD} = 4k\Omega$ , input $V_{DD}$ | | | 50 | pF | | V <sub>OHSAT</sub> <sup>(2)</sup> | High saturation output | $R_{LOAD} = 20k\Omega$ , input $V_{DD}$ | V <sub>DD</sub> -100mv | | | mV | | V OHSAT(2) | voltage | $R_{LOAD} = 4k\Omega$ , input 0 | V <sub>DD</sub> -20mv | | | mv | | V <sub>OLSAT</sub> <sup>(2)</sup> | Low saturation output | $R_{LOAD} = 20k\Omega$ , input 0 | | | 5 | mV | | | voltage | $R_{LOAD} = 4k\Omega$ , @1KHz | | | 5 | III V | | | | $R_{LOAD} = 4k\Omega$ , @10KHz | | 83 | | | | EN <sup>(1)</sup> | Equivalent input voltage noise | | | 28 | | $\frac{\text{nv}}{\sqrt{Hz}}$ | Note: 1. Design parameters are guaranteed. 2. The load current limits the saturated output voltage. ## **Chapter 4 Package and ordering information** ## **Packages** | Part No. | Package | Body size | Lead pitch | Description | Packing type | |--------------|---------|-----------|------------|----------------------------|--------------| | CH32V003F4P6 | TSSOP20 | 4.4*6.5mm | 0.65mm | Thin-and-small 20-pin chip | Plastic tube | | CH32V003F4U6 | QFN20 | 3.0*3.0mm | 0.4mm | Quad no-lead 20-pin | Tray | | CH32V003A4M6 | SOP16 | 3.9*10mm | 1.27mm | Standard 16-pin chip | Plastic tube | | CH32V003J4M6 | SOP8 | 3.9*5.0mm | 1.27mm | Standard 8-pin chip | Plastic tube | Note: 1. The packing type of QFP/QFN is usually tray. Please confirm with the packaging factory for specific part number. <sup>2.</sup> Size of tray: The size of tray is generally a uniform size (322.6\*135.9\*7.62). There are differences in the size of the restriction holes for different package types, and there are differences between different packaging factories for tubes, please confirm with the manufacturer for details. Note: All dimensions are in millimeters. The pin center spacing values are nominal values, with no error. Other than that, the dimensional error is not greater than the greater of $\pm 0.2$ mm or 10%. Figure 4-1 TSSOP20 package Figure 4-2 QFN20 package $3.0 \pm 0.1$ 0.2±0.05 #10 1.7 ± 0. 1 .0 ± 0. Top View **Bottom View** က #6 #20 #1 #1 $0.4 \pm 0.05$ $.025 \pm 0.025$ $(0.15\pm0.05)$ 0.4 $0.75\pm0.05$ $(0.55\pm0.05)$ Figure 4-3 SOP16 package Figure 4-4 SOP8 package ## Series product naming rules | Example: | CH32 | V | 3 | 03 | R | 8 | T | 6 | |-------------------------------------|----------------------------------------------|--------------------|-------------|-----------|----------|---|---|---| | Device family | | | | | | | | | | F = ARM-based | | | | | | | | | | V = QingKe RIS | SC-V-based | | | | | | | | | | | | | | | | | | | Product type | | | | j | | | | | | 0 = QingKe V2 | core | | | | | | | | | · - | V3A core, clock s | - | | | | | | | | | V4B_C core, cloc | | | | | | | | | 3 = QingKe V4F | floating-point core | e, clock speed @14 | 4M | | | | | | | Device subfamil | V | | | | | | | | | 03 = General-pu | | | | | | | | | | 1 | • | d, SDIO, dual CAN | ) | | | | | | | | | peed, dual CAN, E | | SDIO | FSMC) | | | | | | BLE5.3, CAN, USE | _ | memet, DVI, | , 5010, 1 | r Sivic) | | | | | 00 – Wheless (L | EE3.3, CAN, OSE | , Ethernet) | | | | | | | | Pin count | | | | | | | | | | J = 8 pins | A = 16 pins | F = 20 pins | | | | | | | | G = 28 pins | K = 32 pins | T = 36 pins | | | | | | | | C = 48 pins | R = 64 pins | W = 68 pins | | | | | | | | V = 100 pins | Z = 144 pins | | | | | | | | | Elagh mamagy a | izo. | | | | | | | | | Flash memory si | | | | | | | | | | 4 = 16 Kbytes of $6 = 32$ Kbytes of | | | | | | | | | | 8 = 64 Kbytes of | - | | | | | | | | | - | of Flash memory | | | | | | | | | • | of Flash memory | | | | | | | | | 200120900 | 01 1 1 <del>0</del> 011 111 <b>0</b> 11101 j | | | | | | | | | Package | | | | | | | | | | T = LQFP | | | | | | | | | | U = QFN R | = QSOP | | | | | | | | | P = TSSOP N | M = SOP | | | | | | | | | Temperature ran | ge | | | | | | | | | _ | C (industrial-grade) | | | | | | | | | | C (automotivo ero | | | | | | | | - 7 = -40°C $\sim 105$ °C (automotive-grade 2) - 3 = -40°C $\sim$ 125°C (automotive-grade 1) - D = -40°C $\sim 150$ °C (automotive-grade 0)